首页> 外文会议>International Conference on Field Programmable Logic and Applications >An efficient reconfigurable architecture by characterizing most frequent logic functions
【24h】

An efficient reconfigurable architecture by characterizing most frequent logic functions

机译:通过表征最常用的逻辑功能,实现高效的可重配置架构

获取原文

摘要

Generous flexibility of Look-Up Tables (LUTs) in implementing arbitrary functions comes with significant performance and area overheads compared with their Application-Specific Integrated Circuit (ASIC) equivalent. One approach to alleviate such overheads is to use less flexible logic elements capable to implement majority of logic functions. In this paper, we first investigate the most frequently used functions in standard benchmarks and then design a set of less-flexible but area-efficient logic cells, called Hard Logics (HL). Since higher input functions have diverse classes, we leverage Shannon decomposition to break them into smaller ones to either reduce the HL design space complexity or attain asymmetric low input functions. A heterogeneous LUT-HL architecture and a mapping scheme are also proposed to attain maximum logic resource usage. Experimental results on MCNC benchmarks demonstrate that the proposed architecture reduces area-delay product by 13% and 36% as compared to LUT4 and LUT6 based FPGAs, respectively. Considering the same area budget, our proposed architecture improves performance by 17% and 2% as compared to LUT4 and LUT6 based FPGAs.
机译:与实现其等效功能的专用集成电路(ASIC)相比,查找表(LUT)在实现任意功能方面具有很大的灵活性,并具有显着的性能和面积开销。减轻这种开销的一种方法是使用能够实现大多数逻辑功能的灵活性较差的逻辑元件。在本文中,我们首先研究了标准基准测试中最常用的功能,然后设计了一组不太灵活但面积有效的逻辑单元,称为硬逻辑(HL)。由于较高的输入函数具有不同的类别,因此我们利用Shannon分解将其分解为较小的函数,以降低HL设计空间的复杂度或获得不对称的低输入函数。还提出了异构LUT-HL体系结构和映射方案,以实现最大的逻辑资源使用率。 MCNC基准测试结果表明,与基于LUT4和LUT6的FPGA相比,所提出的架构将面积延迟乘积分别降低了13%和36%。考虑到相同的面积预算,与基于LUT4和LUT6的FPGA相比,我们提出的架构将性能提高了17%和2%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号