首页> 外文会议>IEEE International Conference on Application-Specific Systems, Architectures and Processors >A flexible data-interlacing architecture for full-search block-matching algorithm
【24h】

A flexible data-interlacing architecture for full-search block-matching algorithm

机译:用于全搜索块匹配算法的灵活数据交错架构

获取原文

摘要

This paper describes a data-interlacing architecture with two-dimensional (2-D) data-reuse for full-search block-matching algorithm. Based on some cascading strategies, the same chips can be flexibly cascaded for different block sizes, search ranges, and pixel rates. In addition, the cascading chips can efficiently reuse data to decrease external memory accesses and achieve a high throughput rate. Our results demonstrate that the architecture with 2-D data-reuse is a flexible, low-pin-counts, high-throughput, and cascadable solution for full search block-matching algorithm.
机译:本文介绍了具有二维(2-D)数据重用的数据交错架构,用于全搜索块匹配算法。基于一些级联策略,相同的芯片可以灵活地级联针对不同的块大小,搜索范围和像素速率级联。另外,级联芯片可以有效地重用数据以降低外部存储器访问并实现高吞吐率。我们的结果表明,具有二维数据重用的架构是用于全搜索块匹配算法的灵活,低引脚计数,高吞吐量和可均可解决方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号