首页> 外文会议>IEEE International Parallel and Distributed Processing Symposium >Partial and Dynamic reconfiguration of FPGAs: a top down design methodology for an automatic implementation
【24h】

Partial and Dynamic reconfiguration of FPGAs: a top down design methodology for an automatic implementation

机译:FPGA的部分和动态重新配置:自动实现的顶部设计方法

获取原文

摘要

Dynamic reconfiguration of FPGAs enables systems to adapt to changing demands. This paper concentrates on how to take into account specificities of partially reconfigurable components during the high level Adequation Algorithm Architecture process. We present a method which generates automatically the design for both partially and fixed parts of FPGAs. The runtime reconfiguration manager which monitors dynamic reconfigurations, uses prefetching technic to minimize reconfiguration latency of runtime reconfiguration. We demonstrate the benefits of this approach through the design of a dynamic reconfigurable MC-CDMA transmitter implemented on a Xilinx Virtex2.
机译:FPGA的动态重新配置使系统能够适应不断变化的需求。本文专注于如何在高级充分算法架构过程中考虑部分可重新配置组件的特异性。我们介绍了一种方法,它自动为FPGA的部分和固定部件产生的设计。监视动态重新配置的运行时重新配置管理器使用预取技术来最小化运行时重新配置的重新配置延迟。我们通过设计在Xilinx Virtex2上实现的动态可重新配置MC-CDMA发射器来展示这种方法的益处。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号