首页> 外文会议>Austrian Workshop On Microelectronics >Globally Asynchronous Locally Synchronous Design Methodology in ASICs for Wireless Communications
【24h】

Globally Asynchronous Locally Synchronous Design Methodology in ASICs for Wireless Communications

机译:无线通信专用集成电路中的全局异步本地同步设计方法

获取原文

摘要

Globally Asynchronous Locally Synchronous (GALS) methodology has been researched for years as a potential solution for complex ASIC integration. Different techniques have been proposed, and some of them are nowadays considered by the industry as well. In this talk a broad overview of the GALS interfaces will be performed and their potential applications disclosed. The expected advantages and associated challenges imposed by GALS techniques will be discussed. The brief overview of the activities in IHP in the last decade will be presented with the focus on system integration of DSP ASICs for wireless communications. High performance wireless communication blocks are usually based on optimized datapath processing which could be partitioned into the independent clock domains. On the other hand due to its complexity, mobile use and need for mixed-signal integration, such systems often require additional measures for system integration, switching noise reduction and power optimization. The main focus will be on most promising features of GALS - switching noise reduction by desynchronization of the local blocks communication. The topic will be disclosed starting from the theoretical model up to the respective test chip implementation. The baseline for implementation is GALS based on pausible clocking. In addition, the other properties, such as power and area overhead, of the GALS ASICs will be evaluated. The talk will be followed with the set of practical examples - complex test ASICs. This includes 60 GHz OFDM baseband processor in 40 nm CMOS named Moonrake Chip, and 120 GHz radar chip in 130 nm BiCMOS technology, named Lighthouse. In order to implement such GALS chips specific ASIC design flow has been proposed and utilized. Finally, this talk will also try to provide the outlook to the interesting open research problems and potential future use of the GALS systems.
机译:多年以来,全球异步本地同步(GALS)方法已作为复杂ASIC集成的潜在解决方案进行了研究。已经提出了不同的技术,并且当今业界也正在考虑其中的一些技术。在本次演讲中,将对GALS接口进行广泛的概述,并披露其潜在的应用。将讨论由GALS技术带来的预期优势和相关挑战。将简要介绍IHP在过去十年中的活动,重点是用于无线通信的DSP ASIC的系统集成。高性能无线通信模块通常基于优化的数据路径处理,可以将其划分为独立的时钟域。另一方面,由于其复杂性,移动用途以及对混合信号集成的需求,此类系统通常需要采取其他措施来进行系统集成,降低开关噪声和优化功率。主要重点将放在GALS的最有希望的功能上-通过本地块通信的不同步来降低噪声。从理论模型到相应的测试芯片实现,将公开该主题。实现的基准是基于合理时钟的GALS。此外,还将评估GALS ASIC的其他属性,例如功率和面积开销。演讲之后将提供一组实际示例-复杂的测试ASIC。其中包括采用40 nm CMOS的60 GHz OFDM基带处理器(称为Moonrake Chip)和采用130 nm BiCMOS技术的120 GHz雷达芯片(称为Lighthouse)。为了实现这种GALS芯片,已经提出并利用了特定的ASIC设计流程。最后,本演讲还将尝试为有趣的开放研究问题以及GALS系统的潜在未来用途提供展望。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号