首页> 外文会议>Iranian Conference on Electrical Engineering >Voltage mode implementation of highly accurate analog multiplier circuit
【24h】

Voltage mode implementation of highly accurate analog multiplier circuit

机译:高精度模拟乘法器电路的电压模式实现

获取原文

摘要

A new four-quadrant multiplier circuit is presented in this paper. Compared to the corresponding already published works, the accuracy of the circuit as well as the linearity performance is significantly improved. DC transfer characteristic of the circuit shows the nonlinearity error of 1.1% over a considerable range of the inputs. The performance of the circuit, in terms of the conceivable mismatch in trans-conductance parameter and threshold voltage are thoroughly analyzed. The circuit is simulated using HSPICE with TSMC level 49 (BSIM3v3) parameters for 0.18 μm CMOS technology, where under supply voltage of 1.8 V the -3 dB bandwidth of the proposed circuit is 1.45 GHz and the total harmonic distortion at 1 MHz, remains as low as 0.4 %.
机译:本文提出了一种新的四象限乘法器电路。与已经出版的相应作品相比,电路的精度以及线性性能得到了显着提高。该电路的直流传输特性在相当大的输入范围内显示出1.1%的非线性误差。就可能出现的跨导参数失配和阈值电压方面的问题,对电路的性能进行了全面分析。该电路使用HSPICE进行仿真,具有TSMC 49级(BSIM3v3)参数,适用于0.18μmCMOS技术,其中在1.8 V的电源电压下,拟议电路的-3 dB带宽为1.45 GHz,1 MHz时的总谐波失真保持为低至0.4%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号