首页> 外文会议>Iranian Conference on Electrical Engineering >A new parallel prefix adder structure with efficient critical delay path and gradded bits efficiency in CMOS 90nm technology
【24h】

A new parallel prefix adder structure with efficient critical delay path and gradded bits efficiency in CMOS 90nm technology

机译:采用CMOS 90nm技术的新型并行前缀加法器结构,具有有效的关键延迟路径和增加的比特效率

获取原文

摘要

In this work we have proposed an efficient parallel prefix adder (PPA) that is a variation of the popular Brent-Kung PPA. In this proposed adder, with a glance on the sklansky adder and by varying the graph topology, we have reduced the number of stages in the critical delay path in comparison with Brent-Kung PPA and so lowered the delay. This advantage is along with a little increase in power consumption and area due to increasing the cells number so that the consequent Power Delay Product (PDP) is improved. Also the performance of our proposed PPA increases by increasing the input bits number from 32 bits up to higher orders. The experimental results indicate that our proposed adder is faster than the Brent-Kung adder by 10.1% in 32 bits, 17.2% in 64 bits and 21.3% in 128 bits and the consequent PDP is reduced by 8.8% in 32 bits, 15.6% in 64 bits and 19.5% in 128 bits. Circuit level simulations were performed with SPICE and CMOS 90nm technology.
机译:在这项工作中,我们提出了一种有效的并行前缀加法器(PPA),它是流行的Brent-Kung PPA的一种变体。在此拟议的加法器中,一眼看过sklansky加法器,并通过改变图拓扑,与Brent-Kung PPA相比,我们减少了关键延迟路径中的级数,从而降低了延迟。由于增加了信元数量,该优点伴随着功耗和面积的少许增加,从而改善了随后的功率延迟乘积(PDP)。同样,通过将输入位数从32位增加到更高阶,我们提出的PPA的性能也会提高。实验结果表明,我们提出的加法器在32位中比Brent-Kung加法器快10.1%,在64位中是17.2%,在128位中是21.3%,因此PDP在32位中降低了8.8%,在PDP中降低了15.6%。 64位和128位中的19.5%。电路级仿真是使用SPICE和CMOS 90nm技术进行的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号