首页> 外文会议>IEEE International Conference on ASIC >Design of a dynamically reconfigurable arithmetic unit for matrix algorithms
【24h】

Design of a dynamically reconfigurable arithmetic unit for matrix algorithms

机译:用于矩阵算法的动态可重构算术单元的设计

获取原文

摘要

Matrix operations, such as multiplication, inversion operations, are widely used in high-perforamce industrial control, scientific computing, and media processing applications. To meet the increasingly intensive timing and power demands of matrix opertions, dynamically reconfigurable structures are introduced as a new design paradigm to make a good balance between performance and flexibility. In this paper, a dynamically reconfigurable multi-operation arithmetic unit is proposed basing on multiply-add-fused unit. The proposed arithmetic unit consists of three pipeline stage, each of which can be dynamically configured by control signals. The proposed arithmetic unit can be used for addition, subtraction, multiplication and multiply-add-fused operations for different data types. Compared with the traditional arithmetic units, the chip area is reduced by the proposed unit since the most functional units are reused for different operations.
机译:矩阵运算(例如乘法,求逆运算)广泛用于高性能工业控制,科学计算和媒体处理应用程序。为了满足矩阵运算对时序和功率日益增长的需求,引入动态可重新配置的结构作为一种新的设计范例,以在性能和灵活性之间取得良好的平衡。在此基础上,提出了一种基于乘加融合单元的动态可重构多运算单元。所提出的算术单元由三个流水线级组成,每个流水线级都可以由控制信号动态配置。所提出的算术单元可用于不同数据类型的加,减,乘和乘加融合运算。与传统的算术单元相比,建议的单元减少了芯片面积,因为大多数功能单元可用于不同的操作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号