首页> 外文会议>IEEE International Conference on ASIC >Full-digital high throughput design of adaptive decision feedback equalizers using coefficient-lookahead
【24h】

Full-digital high throughput design of adaptive decision feedback equalizers using coefficient-lookahead

机译:基于系数超前的自适应决策反馈均衡器全数字高通量设计

获取原文

摘要

This paper proposes a novel full-digital architecture of adaptive decision feedback equalizer (ADFE) for wireline 2-level pulse amplitude modulation (2-PAM) systems. It is well known that the feedback loop in DFE limits the greatest achievable speed. The proposed scheme begins by deriving coefficient-lookahead concept based on a reasonable assumption, whereupon a preliminary architecture can be implemented using the formula derived. Furthermore, according to channel characteristics, the formula derived can be simplified to break the feedback loop. Finally, the architecture can be easily pipelined and processed in parallel to achieve high throughput rate. Thus, the proposed design is a high speed design with parallel and pipeline architecture. This paper used a TSMC 40 nm CMOS process to fabricate the proposed design with a build-in self-test (BIST) circuit. The measured results show that the throughput rate is up to 16 Gbps.
机译:本文为有线2级脉冲幅度调制(2-PAM)系统提出了一种新颖的全数字结构的自适应决策反馈均衡器(ADFE)。众所周知,DFE中的反馈回路限制了最大可达到的速度。所提出的方案首先基于合理的假设推导系数超前概念,然后可以使用推导的公式来实现初步的体系结构。此外,根据信道特性,可以简化导出的公式以打破反馈环路。最后,该体系结构可以轻松地进行流水线处理和并行处理,以实现高吞吐率。因此,所提出的设计是具有并行和流水线架构的高速设计。本文采用台积电(TSMC)40 nm CMOS工艺,通过内置的自测(BIST)电路来构造建议的设计。测量结果表明吞吐速率高达16 Gbps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号