首页> 外文会议>Conference on Design of Circuits and Integrated Systems >An ultra-low power deep sub-micron fast start-up circuit with added line regulation
【24h】

An ultra-low power deep sub-micron fast start-up circuit with added line regulation

机译:超低功耗深层微米快速启动电路,具有额外的线路调节

获取原文

摘要

In this paper an ultra low power consumption (in the range of pW) start-up circuit is introduced. In the proposed circuit configuration no resistor nor capacitor are included and only normal CMOS devices with low device count (only three devices) are used. In this manner the active area of the circuit is extremely reduced. The circuit shows a very fast reaction time of less than 2µs that makes it attractive for many real time applications. The proposed circuit has the feature of acting as a composite transistor in the normal active mode of the targeted self biased circuit helping to improve its line regulation performance. This is a benefit of the proposed start-up circuit which is completely in line with the purpose of using the self- biased configurations in voltage reference circuits. The circuit is designed and simulated in a commercial 40nm technology using Cadence tools. The parasitic effects of the layout are also included in the simulations.
机译:在本文中,引入了超低功耗(在PW)启动电路的范围内。在所提出的电路配置中,不包括电阻和电容,并且仅使用具有低电平设备计数(仅具有三个设备)的正常CMOS器件。以这种方式,电路的有源区域非常减少。该电路显示出非常快的反应时间小于2μs,使其使其具有吸引力,对于许多实时应用。所提出的电路具有在目标自偏置电路的正常主动模式中用作复合晶体管的特征,有助于改善其线路调节性能。这是所提出的启动电路的好处,该电路完全符合在电压参考电路中使用自偏置配置的目的。使用Cadence Tools在商业40nm技术中设计和模拟电路。布局的寄生效应也包括在模拟中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号