首页> 外文会议>IEEE International Symposium on Industrial Electronics >Design and Implementation of the Digital Controller for Boost Converter based on FPGA
【24h】

Design and Implementation of the Digital Controller for Boost Converter based on FPGA

机译:基于FPGA的升压转换器数字控制器的设计与实现

获取原文

摘要

Taking advantage of FPGA's attractive features, this paper presents an improved digital pulse-width-modulator (DPWM) based sliding-mode controller (SMC) for boost con-verter that effectively alleviates the quantization effects. The dithering Multi-stAge-noise-SHaping (MASH) DPWM is intro-duced exhibiting a better idle tone suppression effect that achieves relatively higher effective number of bit (ENOB). The Linear Feedback Shift Register (LFSR) replaces the cumbersome pseudo-random generator as the dither generation module that is proven to be more effective. The SMC with the proper sliding coefficients aiming at a better dynamic response than the traditional PID controller cooperates with our proposed DPWM. Two individual boards, an analog-to-digital converter (ADC) and a boost converter, connecting to a Virtex-Il FPGA platform compose a close-loop test environment. Experimental results verify the switching-mode-power-supply (SMPS) close-loop operation at 1MHz switching frequency with an 11-bit effective DPWM resolution.
机译:利用FPGA的有吸引力的功能,本文提出了一种改进的数字脉冲宽度调制器(DPWM)的滑动模式控制器(SMC),用于升压Con-Verter,有效地减轻了量化效果。抖动多级噪声整形(MASH)DPWM是介绍介绍展示更好的空闲音调抑制效果,其实现了比较较高的比特数(ENOB)。线性反馈移位寄存器(LFSR)将笨重的伪随机发生器替换为被证明更有效的抖动产生模块。具有适当的滑动系数的SMC,针对比传统的PID控制器与我们提出的DPWM协作的更好的动态响应。两个单独的板,模数转换器(ADC)和Boost转换器,连接到Virtex-IL FPGA平台构成闭环测试环境。实验结果验证了1MHz开关频率的开关模式电源(SMPS)闭环操作,具有11位有效的DPWM分辨率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号