首页> 外文会议>Euromicro International Conference on Parallel, Distributed, and Network-Based Processing >Combining Error Detection and Transactional Memory for Energy-Efficient Computing below Safe Operation Margins
【24h】

Combining Error Detection and Transactional Memory for Energy-Efficient Computing below Safe Operation Margins

机译:结合错误检测和事务性内存,可在安全操作余量以下实现节能计算

获取原文

摘要

The power envelope has become a major issue for the design of computer systems. One way of reducing energy consumption is to downscale the voltage of microprocessors. However, this does not come without costs. By decreasing the voltage, the likelihood of failures increases drastically and without mechanisms for reliability, the systems would not operate any more. For reliability we need (1) error detection and (2) error recovery mechanisms. We provide in this paper a first study investigating the combination of different error detection mechanisms with transactional memory, with the objective to improve energy efficiency. According to our evaluation, using reliability schemes combined with transactional memory for error recovery reduces energy by 54% while providing a reliability level of 100%.
机译:功率包络已成为计算机系统设计的主要问题。降低能耗的一种方法是降低微处理器的电压。但是,这并非没有代价。通过降低电压,故障的可能性将大大增加,并且如果没有可靠性机制,系统将无法再运行。为了可靠性,我们需要(1)错误检测和(2)错误恢复机制。我们在本文中提供了第一项研究,旨在研究将不同的错误检测机制与事务性存储相结合,以提高能源效率。根据我们的评估,结合使用可靠性方案和事务性内存进行错误恢复,可将能耗降低54%,同时提供100%的可靠性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号