首页> 外文会议>IEEE-NPSS Real Time Conference >Low noise analog front-end circuit for high-speed high resolution digitizer for time-domain applications
【24h】

Low noise analog front-end circuit for high-speed high resolution digitizer for time-domain applications

机译:用于时域应用的高速高分辨率数字化仪的低噪声模拟前端电路

获取原文

摘要

An analog front-end circuit of analog-to-digital converter (ADC) is one of critical parts, which defines a performance of high-speed signal acquisition boards/systems. It directly influences following characteristics of system: frequency response, noise floor, transient response, over drive recovery. The analog front-end circuit for 500 MSPS 12-bit ADC has been developed, and it features best-in-class combination of signal bandwidth, noise, and transient response suitable for time domain applications. The developed circuit does not saturate in defined input signal range, delivers high performance characteristics, demonstrates low power consumption, and occupies small area on PCB. The reactance of FR-4 PCB traces and that of active components' are accounted in circuit design. The circuit allows a practical utilization of full ADC dynamic range. The paper includes: requirements for analog front-end circuit, an overview of circuit architecture alternatives and their simulation results, an overview of circuit implementation, an explanation of circuit operation, description of circuit evaluation problems and way they have been solved, laboratory measurement results and serial production statistics.
机译:模数转换器(ADC)的模拟前端电路是关键部件之一,它定义了高速信号采集板/系统的性能。它直接影响系统的以下特征:频率响应,本底噪声,瞬态响应,过驱动器恢复。已经开发出用于500 MSPS 12位ADC的模拟前端电路,它具有信号带宽,噪声和瞬态响应的最佳组合,适用于时域应用。开发的电路不会在定义的输入信号范围内饱和,提供高性能的特性,具有较低的功耗,并且在PCB上的面积很小。 FR-4 PCB走线的电抗和有源组件的电抗在电路设计中得到考虑。该电路允许实际利用整个ADC动态范围。该论文包括:模拟前端电路的要求,电路体系结构替代方案及其仿真结果的概述,电路实现的概述,电路操作的说明,电路评估问题及其解决方法的描述,实验室测量结果和批量生产统计信息。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号