首页> 外文会议>IEEE International Conference on Solid-State and Integrated Circuit Technology >Area saved and clamp efficient multi-RC-triggered power clamp circuit for on-chip ESD protection
【24h】

Area saved and clamp efficient multi-RC-triggered power clamp circuit for on-chip ESD protection

机译:节省空间,可钳位高效的多RC触发功率钳位电路,用于片上ESD保护

获取原文

摘要

An improved multi-RC-triggered power clamp circuit is presented in this paper. It could save more silicon area than prior designs while clamp the VDD more efficiently. The three-stage RC-trigger circuit design can fast close up the clamp MOSFET when it is mis-triggered in a certain situation. Mis-trigger immunity down to 2μs power-up rise time is also achieved for a designed clamp MOSFET width of 1920μm.
机译:本文提出了一种改进的多RC触发功率钳位电路。与现有设计相比,它可以节省更多的硅面积,同时可以更有效地钳位VDD。当在某些情况下误触发时,三级RC触发电路设计可以快速关闭钳位MOSFET。对于设计为1920μm的钳位MOSFET,还可以实现低至2μs的上电上升时间的误触发抗扰性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号