首页> 外文会议>IEEE International New Circuits and Systems Conference >Back-annotation of gate-level power properties into system level descriptions
【24h】

Back-annotation of gate-level power properties into system level descriptions

机译:门级功率属性在系统级描述中的反向注释

获取原文

摘要

It is important to accurately estimate power consumption in early stages of the design in order to avoid costly redesign. System level design consists of defining transaction level (TL) communications between various components that can be either processors or cores described at system level using high level languages such as SystemC. An important component of a design at the system level is a processor, the accurate power estimation of which is necessary. In this paper we propose a new power estimation method with high accuracy and relatively fast simulation for general purpose processors. The average accuracy achieved is about 90% while the performance is better than the state-based estimation methods. Our proposed method is a hybrid method which uses the concepts of instruction-based, state-based and activity-based power estimation.
机译:重要的是在设计的早期阶段准确估算功耗,以避免昂贵的重新设计。系统级设计包括定义各个组件之间的事务级别(TL)通信,这些组件可以是使用高级语言(例如SystemC)在系统级别描述的处理器或内核。在系统级别上,设计的重要组成部分是处理器,必须对其进行准确的功率估算。在本文中,我们提出了一种新的针对通用处理器的功率估计方法,该方法具有较高的精度和相对较快的仿真速度。实现的平均精度约为90%,而性能则优于基于状态的估计方法。我们提出的方法是一种混合方法,它使用了基于指令,基于状态和基于活动的功率估计的概念。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号