首页> 外文会议>International Symposium on Electronic System Design >Low Energy and Area Efficient Nonbinary Capacitor Array Based SAR ADC
【24h】

Low Energy and Area Efficient Nonbinary Capacitor Array Based SAR ADC

机译:基于低能量和面积有效的非二进制电容器阵列的SAR ADC

获取原文

摘要

A low energy consumption and area efficient successive approximation register (SAR) analogue-to-digital converter (ADC) is presented. The proposed method achieves large savings in switching energy and reduction in total capacitance used in the capacitor array (CA) in comparison to other nonbinary capacitor array based SAR ADCs. The present technique employs two capacitor arrays that perform passive charge redistribution. The novel capacitor array architecture minimizes the parasitic influence on charge sharing process by balancing the parasitics at charge sharing nodes inside CA, and in combination with switching algorithm reduces energy consumption and area without greatly affecting the conversion time.
机译:提出了一种低能耗,高效面积的逐次逼近寄存器(SAR)模数转换器(ADC)。与其他基于非二进制电容器阵列的SAR ADC相比,该方法可节省大量开关能量,并减少了电容器阵列(CA)中使用的总电容。本技术采用两个执行无源电荷再分配的电容器阵列。新颖的电容器阵列架构通过平衡CA内部电荷共享节点处的寄生效应,将寄生效应对电荷共享过程的影响降至最低,并与开关算法结合使用,可在不大大影响转换时间的情况下降低能耗和面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号