首页> 外文会议>International Symposium on Electronic System Design >A New Design of an N-Bit Reversible Arithmetic Logic Unit
【24h】

A New Design of an N-Bit Reversible Arithmetic Logic Unit

机译:N位可逆算术逻辑单元的新设计

获取原文

摘要

With the advent of nanotechnology, transistors are getting smaller and growing in number according to Moore's Law. With this, the issue of heat dissipation is becoming of greater concern to researchers as the transistor heat dissipation reaches the Land Auer limit. Reversible logic is predicted to be an alternative to conventional computing due to lesser energy dissipation and exponentially faster problem-solving capacity. This paper introduces the design of a reversible ripple-carry adder using a mix of the well-known NCV library and the recently introduced NCV-|v1> library, with the assumption of a four-level quantum system. The results for the proposed adder are compared with previous ripple-carry adder designs. It then explores the design of a cost-optimized reversible ALU by modifying the above adder. Finally, a comparison of the proposed ALU is made with one of the latest reversible ALU designs.
机译:随着纳米技术的出现,根据摩尔定律,晶体管变得越来越小,数量越来越多。因此,随着晶体管的散热达到Land Auer极限,散热问题已成为研究人员越来越关注的问题。预计可逆逻辑将替代传统计算,因为它的能耗更低,并且解决问题的能力呈指数级增长。本文介绍了一种可逆纹波加法器的设计,它使用了著名的NCV库和最近引入的NCV- | v1>库的混合,并假设了四能级量子系统。拟议的加法器的结果与以前的纹波加法器设计进行了比较。然后,通过修改上述加法器,探索成本优化的可逆ALU的设计。最后,将提议的ALU与最新的可逆ALU设计之一进行了比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号