首页> 外文会议>IEEE International Midwest Symposium on Circuits and Systems >A 100MS/s 9-bit Companding SAR ADC with On-Chip Input Driver in 65nm CMOS for Multi-Carrier Communications
【24h】

A 100MS/s 9-bit Companding SAR ADC with On-Chip Input Driver in 65nm CMOS for Multi-Carrier Communications

机译:一个100ms / s 9位的SAR ADC,带有片上输入驱动器,用于多载波通信的65nm CMOS

获取原文

摘要

This paper presents a 100MS/s 9b companding SAR ADC which exploits the statistical properties f broadband multi-carrier signals to reduce the dynamic range requirement for the ADC. The architecture emulates the performance of a higher resolution ADC by reducing the PAPR of a multi-carrier signal to that of a single carrier. Additionally, gain-before-sampling results in reduced sampling capacitor size which lowers power and area. To verify the concept, a prototype implemented in TSMC's 65nm GP CMOS process consumes 12.27 mW at 100 MS/s while extending the dynamic range of the sub-ADC by 13 dB, and resulting in a Schreier FOM of 150.7 dB.
机译:本文介绍了一个100ms / s 9b,包括SAR ADC,它利用统计特性F宽带多载波信号来降低ADC的动态范围要求。通过将多载波信号的PAPR减少到单个载波的PAPR来模拟较高分辨率ADC的性能。另外,采样前的采样导致降低的采样电容尺寸降低功率和面积。为了验证该概念,在TSMC的65nm GP CMOS过程中实现的原型在100 ms / s中消耗12.27 mw,同时将子ADC的动态范围延长13 dB,导致施莱尔FOM为150.7 dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号