首页> 外文会议>IEEE International Parallel and Distributed Processing Symposium Workshops and PhD Forum >A Novel FPGA-based Evolvable Hardware System Based on Multiple Processing Arrays
【24h】

A Novel FPGA-based Evolvable Hardware System Based on Multiple Processing Arrays

机译:基于多处理阵列的新型基于FPGA的可进化硬件系统

获取原文
获取外文期刊封面目录资料

摘要

In this paper, an architecture based on a scalable and flexible set of Evolvable Processing arrays is presented. FPGA-native Dynamic Partial Reconfiguration (DPR) is used for evolution, which is done intrinsically, letting the system to adapt autonomously to variable run-time conditions, including the presence of transient and permanent faults. The architecture supports different modes of operation, namely: independent, parallel, cascaded or bypass mode. These modes of operation can be used during evolution time or during normal operation. The evolvability of the architecture is combined with fault-tolerance techniques, to enhance the platform with self-healing features, making it suitable for applications which require both high adaptability and reliability. Experimental results show that such a system may benefit from accelerated evolution times, increased performance and improved dependability, mainly by increasing fault tolerance for transient and permanent faults, as well as providing some fault identification possibilities. The evolvable HW array shown is tailored for window-based image processing applications.
机译:在本文中,提出了一种基于可扩展和灵活的可扩展处理阵列集的体系结构。使用FPGA本地动态部分重配置(DPR)进行进化,它是在内部完成的,使系统能够自动适应各种运行时条件,包括瞬态和永久性故障的存在。该体系结构支持不同的操作模式,即:独立,并行,级联或旁路模式。这些运行模式可以在演进时间或正常运行期间使用。该体系结构的可扩展性与容错技术相结合,以增强具有自我修复功能的平台,使其适用于同时需要高度适应性和可靠性的应用。实验结果表明,这样的系统可能会受益于加速的进化时间,提高的性能和更高的可靠性,这主要是通过提高对瞬时和永久性故障的容错能力以及提供一些故障识别可能性而实现的。所示的可进化硬件阵列是为基于窗口的图像处理应用量身定制的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号