首页> 外文会议>Asia-Pacific Conference on Communications >A 10-Gb/s 0.18-μm CMOS Optical Receiver Front-End Amplifier
【24h】

A 10-Gb/s 0.18-μm CMOS Optical Receiver Front-End Amplifier

机译:10 GB / S 0.18-μmCMOS光接收器前端放大器

获取原文

摘要

A 10-Gb/s integrated optical receiver front-end amplifier (FEA) that includes a transimpedance amplifier (TIA) and a limiting amplifier (LA) has been designed based on a 0.18-μm CMOS technology. A regulated-cascode (RGC) structure was used in the design of transimpedance amplifier (TIA), which overcomes the inadequate bandwidth problem caused by the large parasitic capacitance effect of the photodiode and CMOS transistors. By employing the interleaving active feedback, the bandwidth of the limiting amplifier (LA) was enhanced. And the noise analysis and optimization was especially performed to drive the FEA to obtain good noise performance. The schematic simulation results indicate that, with a photodiode parasitic capacitance of 500fF and the bonding pad parasitic capacitance of 200fF between which a 2-mm bond wire is inserted at the input node, the FEA provides a conversion gain of up to 90.3 dBΩ and -3-dB bandwidth of 10.38 GHz. By properly adopting the proposed noise optimization methods, the optimized average equivalent input noise current is about 2.8 μA_(rms). Operating under a 1.8-V supply, the power dissipation is about 94mW.
机译:基于0.18μmCMOS技术,设计了包括跨阻抗放大器(TIA)和限制放大器(LA)的10GB / s集成光接收器前端放大器(FEA)。在跨阻抗放大器(TIA)的设计中使用了调节 - Cascode(RGC)结构,其克服了光电二极管和CMOS晶体管的大寄生电容效应引起的带宽问题的不足。通过采用交织有源反馈,提高了限制放大器(LA)的带宽。特别是噪声分析和优化以驱动FEA获得良好的噪声性能。示意图仿真结果表明,在输入节点处插入2mm键合线的500FF的光电二极管寄生电容和200FF之间的粘接焊盘寄生电容,FEA提供高达90.3dBΩ的转换增益和 - 3-DB带宽为10.38 GHz。通过适当地采用所提出的噪声优化方法,优化的平均等效输入噪声电流约为2.8μA_(RMS)。在1.8V电源下运行,功耗约为94mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号