首页> 外文会议>IEEE International Symposium on Asynchronous Circuits and Systems >DVFS Based on Voltage Dithering and Clock Scheduling for GALS Systems
【24h】

DVFS Based on Voltage Dithering and Clock Scheduling for GALS Systems

机译:基于电压抖动和GALS系统时钟调度的DVF

获取原文

摘要

To effectively manage power in Globally-Asynchronous Locally-Synchronous (GALS) systems with many interconnected nodes, each should be ideally provided with an individual Dynamic Voltage and Frequency Scaling (DVFS) mechanism. However, full-blown DVFS requires complex voltage regulators and PLL or DLL circuits. To reduce the difficulty of integrating many complex DVFS controllers, we propose a DVFS system that makes use of 1) voltage dithering between a few voltage levels, 2) a scheduler that selectively kills ticks of a high-frequency clock to create an �effective” clock frequency and 3) a local distributed clock-gating mechanism that periodically stalls the registers of a pipeline without incurring the penalties of global clock gating. We report results obtained on a CMOS 45 nm technology and show that the behavior is close to that of an ideal DVFS, even with only two voltage levels.
机译:为了有效地管理具有许多互连节点的全局异步局部同步(GALS)系统的电力,每个都应理想地提供各个动态电压和频率缩放(DVFS)机构。但是,全吹的DVFS需要复杂的电压调节器和PLL或DLL电路。为减少集成许多复杂的DVFS控制器的难度,我们提出了一种DVFS系统,该系统在几个电压电平之间使用1)电压抖动,2)选择性地杀死高频时钟的滴度来创建“的调度器”。有效的 - 时钟频率和3)局部分布式时钟门控机制,定期停止管道的寄存器,而不会产生全球时钟门控的惩罚。我们报告在CMOS 45 NM技术上获得的结果,并表明该行为靠近理想DVFS,即使只有两个电压电平。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号