首页> 外文会议>International Symposium on Quality Electronic Design >SoC Trust Validation Using Assertion-Based Security Monitors
【24h】

SoC Trust Validation Using Assertion-Based Security Monitors

机译:SoC信任验证使用基于断言的安全监视器

获取原文

摘要

Modern SoC applications include a variety of sensitive modules in which data must be protected against malicious access. Security vulnerabilities, when exercised during the SoC operation, lead to denial of service or disclosure of protected data. Hence, it is essential to undertake security validation before and after SoC fabrication and make provisions for continuous security assessment during operation. This paper presents a methodology for optimized post-deployment monitoring of SoC’s security properties by migrating pre-fab design security assertions to post-fab run-time security monitors. We show that the method is scalable for large systems and complex properties by optimizing the hardware monitors and applying it to a large SoC design based on a OpenRISC-1200 SoC. About 40 security assertions were specified in System Verilog Assertions (SVA). Following formal verification, the assertions were synthesized into finite state machines and cross optimized. Following code generation in Verilog, commercial logic and layout synthesis tools were used to generate hardware monitors which were then integrated with the SoC design ready for fabrication.
机译:现代SoC应用程序包括各种敏感模块,其中数据必须免受恶意访问权限。安全漏洞,在SOC操作期间锻炼时,导致拒绝服务或披露受保护数据。因此,必须在SoC制造之前和之后进行安全验证,并在运营期间进行连续安全评估的规定。本文通过将PROB设计安全性断言迁移到PARM运行时安全监视器来介绍对SoC安全性质的优化后监控的方法。我们表明该方法通过优化硬件监视器并将其应用于基于OpenRisc-1200 SoC的大型SOC设计来缩放。在系统Verilog断言(SVA)中指定了大约40个安全断言。在正式验证之后,将断言合成为有限状态机并交叉优化。在Verilog中的代码生成之后,使用商业逻辑和布局综合工具来生成硬件监视器,然后将其与SOC设计集成的用于制造的SOC设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号