首页> 外文会议>Conference on Ph. D. Research in Microelectronics and Electronics >Scalable hybrid CORDIC-LUT architectures for CG-FFT processors
【24h】

Scalable hybrid CORDIC-LUT architectures for CG-FFT processors

机译:用于CG-FFT处理器的可扩展混合CORDIC-LUT架构

获取原文

摘要

In this work we introduce Processing Element (PE) scalability in twiddle factor generators for FFT processors. First the twiddle factor indexing scheme for Constant Geometry FFT is analyzed and a CORDIC-based novel algorithm is deduced. It uses single-step rotations and does not need any CORDIC gain correction. Then, two architectures implementing the algorithm are presented with the goal of scalability. The first (shared core) is characterized by both low register count and variable throughput, while the second (pipelined) achieves the maximum throughput during the whole computation. Our hybrid models use both one ROM and multiplier-based CORDIC modules. The designs are then evaluated in terms of register usage and output error, showing scalability of register bits as a function of the number of PEs if compared to other architectures. Architectures were coded in VHDL and synthesized on a Xilinx Virtex-5 330T FPGA.
机译:在这项工作中,我们在FFT处理器的旋转因子发生器中引入处理元件(PE)可扩展性。首先,分析了用于恒定几何FFT的旋转因子索引方案,推导了一种基于CORDIC的新算法。它使用单步旋转,不需要任何CORDIC增益校正。然后,具有可扩展性的目标,呈现实现算法的两种体系结构。第一(共享核心)的特征在于低寄存器计数和可变吞吐量,而第二(流水线)达到整个计算期间的最大吞吐量。我们的混合模型使用一个ROM和基于乘法器的CORDIC模块。然后根据寄存器使用和输出误差评估设计,示出了与其他架构相比,作为PE数量的函数的寄存器比特的可扩展性。体系结构在VHDL中编码并在Xilinx Virtex-5 330T FPGA上合成。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号