首页> 外文会议>IFIP TC 10 international embedded systems symposium >Exploiting Segregation in Bus-Based MPSoCs to Improve Scalability of Model-Checking-Based Performance Analysis for SDFAs
【24h】

Exploiting Segregation in Bus-Based MPSoCs to Improve Scalability of Model-Checking-Based Performance Analysis for SDFAs

机译:在基于总线的MPSoC中利用隔离来提高SDFA的基于模型检查的性能分析的可伸缩性

获取原文

摘要

The timing predictability of embedded systems with hard real-time requirements is fundamental for guaranteeing their safe usage. With the emergence of multicore platforms this task becomes even more challenging, because of shared processing, communication and memory resources. Model-checking techniques are capable of verifying the performance properties of applications running on these platforms. Unfortunately, these techniques are not scalable when analyzing systems with large number of tasks and processing units. In this paper, a model-checking based approach that allows to guarantee timing bounds of multiple Synchronous Data Flow Applications (SDFA) running on shared-bus multicore architectures will be extended for a TDMA hy-pervisor architecture. We will improve the the number of SDFAs being analyzable by our model-checking approach by exploiting the temporal and spatial segregation properties of the TDMA architecture and demonstrate how this method can be applied.
机译:具有严格实时要求的嵌入式系统的时序可预测性是保证其安全使用的基础。随着多核平台的出现,由于共享的处理,通信和内存资源,这项任务变得更加具有挑战性。模型检查技术能够验证在这些平台上运行的应用程序的性能属性。不幸的是,当分析具有大量任务和处理单元的系统时,这些技术无法扩展。在本文中,基于模型检查的方法可以保证在共享总线多核体系结构上运行的多个同步数据流应用程序(SDFA)的时序范围,并将扩展用于TDMA超级管理程序体系结构。通过利用TDMA架构的时间和空间隔离特性,我们将通过我们的模型检查方法来改善可分析的SDFA的数量,并演示如何应用该方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号