首页> 外文会议>IEEE International Solid-State Circuits Conference >23.6 A 0.6V 4.266Gb/s/pin LPDDR4X interface with auto-DQS cleaning and write-VWM training for memory controller
【24h】

23.6 A 0.6V 4.266Gb/s/pin LPDDR4X interface with auto-DQS cleaning and write-VWM training for memory controller

机译:23.6 A 0.6V 4.266GB / S / PIN LPDDR4X接口与自动DQS清洁和写入VWM培训用于内存控制器

获取原文

摘要

Although the LPDDR4 interface has enabled industry requirements, such as low power consumption and high bandwidth, additional evolution of the current LPDDR4 performance is expected. To respond to the need for more power efficient devices with higher bandwidth, a 2nd generation LPDDR4 (referred to as LPDDR4X), with extreme low power and extended performance, has been developed in this work. In the controller, the output drivers for data signal (DQ) and data strobe signal (DQS) dominate the power consumption. An efficient method to reduce the output driver power is to reduce the supply voltage (VDDQ) [1]. A low voltage-swing terminated logic (LVSTL) [2] can support this solution by changing the operation region of the pull-up NMOS transistor from the saturation region to the triode region. However, another power supply whose minimum value is VTH_NMOS+VDDQ is required for the pull-up NMOS transistor to serve as source-series termination. In this work, P-over-N topology replaces LVSTL and allows for the use of a single VDDQ (0.6V), thus reducing pre-driver power. Another major improvement in the proposed LPDDR4X controller is that it has functions to compensate for the large variation of DQS output transition time from CK (ΔtDQSCK) [3] due to the lack of a delay locked loop (DLL) in LPDDR4 DRAM [4]. Furthermore, the reference voltage on DRAM and the duty cycle of both DQ and DQS are initially calibrated to increase the valid window margin (VWM) during write operations. VWM is the time interval where all DQs remain valid before and after DQS edge in order to capture DQs correctly.
机译:虽然LPDDR4界面已启用行业要求,如低功耗和高带宽,但预期当前LPDD4性能的额外演变。为了响应具有更高带宽的更高功率有效设备的需求,在这项工作中已经开发了第二代LPDDR4(称为LPDDR4X),具有极低的功率和扩展性能。在控制器中,数据信号(DQ)和数据选通信号(DQS)的输出驱动器主导了功耗。减少输出驱动器功率的有效方法是降低电源电压(VDDQ)[1]。低压 - 摆动终止逻辑(LVSTL)[2]可以通过将上拉NMOS晶体管的操作区域从饱和区域改变为三极管区域来支持该解决方案。但是,上拉NMOS晶体管需要另一个电源,其最小值为Vth_nmos + VDDQ作为源序列终端。在这项工作中,p-over-n拓扑替换LVSTL并允许使用单个VDDQ(0.6V),从而减少预驱动器电源。提出的LPDDR4X控制器的另一个主要改进是,由于LPDDR4 DRAM中的延迟锁定环(DLL)缺少延迟锁定环(DLL),它具有补偿DQS输出转变时间的大变化,从CK(Δtdqsck)[3]中缺少LPDDR4 DRAM [4] 。此外,最初校准DQ和DQS的参考电压和DQ和DQ的占空比,以增加写入操作期间的有效窗口边距(VWM)。 VWM是DQS边缘之前和之后所有DQS保持有效的时间间隔,以便正确捕获DQ。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号