首页> 外文会议>IEEE International Solid-State Circuits Conference >A 2.2/2.7fJ/conversion-step 10/12b 40kS/s SAR ADC with Data-Driven Noise Reduction
【24h】

A 2.2/2.7fJ/conversion-step 10/12b 40kS/s SAR ADC with Data-Driven Noise Reduction

机译:具有数据驱动降噪功能的2.2 / 2.7fJ /转换步长10 / 12b 40kS / s SAR ADC

获取原文
获取外文期刊封面目录资料

摘要

Low-power sensor applications e.g. for environmental monitoring, bio-potential recording, and wireless autonomous sensor networks require highly power-efficient ADCs, typically with resolutions of at least 10b. SAR ADCs are generally beneficial in terms of power efficiency. However, the most power-efficient designs currently lack the required accuracy for these applications [1, 2], as they are limited to 9b ENOB. Other designs that have sufficient accuracy (10b) are limited to power efficiencies above 10fJ/conv-step [3]. The aim of this work is to increase the accuracy of highly efficient SAR ADCs beyond 10b, while further improving the efficiency to 2.2fJ/conv-step. To do so, this work introduces a Data-Driven Noise-Reduction method to efficiently suppress comparator noise, applies a segmented capacitive DAC with 250aF unit elements for better efficiency and accuracy, and implements a self-oscillating comparator to locally generate the internally required oversampled clock.
机译:低功耗传感器应用为了进行环境监测,生物电势记录和无线自主传感器网络需要高能效的ADC,分辨率通常至少为10b。 SAR ADC通常在功率效率方面是有益的。但是,目前大多数功率效率最高的设计都缺乏这些应用所需的精度[1、2],因为它们仅限于9b ENOB。具有足够精度(10b)的其他设计仅限于高于10fJ / conv-step [3]的功率效率。这项工作的目的是将高效SAR ADC的精度提高到10b以上,同时将效率进一步提高到2.2fJ / conv-step。为此,这项工作引入了一种数据驱动的降噪方法来有效抑制比较器噪声,应用具有250aF单位元件的分段电容DAC以获得更高的效率和精度,并实现一个自激振荡比较器以本地生成内部所需的过采样时钟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号