首页> 外文会议>Asilomar Conference on Signals, Systems and Computers >Residue codes for error correction in a combined decimal/binary redundant floating point adder
【24h】

Residue codes for error correction in a combined decimal/binary redundant floating point adder

机译:十进制/二进制冗余浮点加法器中用于纠错的残码

获取原文

摘要

As fault rates increase when technology advances from one node to another, fault tolerance becomes vital for the reliability of arithmetic circuits. This work represents an attempt to achieve fault tolerance for a combined IEEE decimal-64/binary-64 floating point redundant adder by using residue codes. To our knowledge, this is the first implementation of a residue error correction scheme in decimal and binary arithmetic circuits. The proposed circuit has the ability of all-digit error correction assuming that errors occur only in the main adder.
机译:当技术从一个节点发展到另一个节点时,随着故障率的提高,容错对于算术电路的可靠性至关重要。这项工作代表尝试通过使用残码来实现组合式IEEE十进制64 /二进制64浮点冗余加法器的容错能力。据我们所知,这是十进制和二进制算术电路中残差纠错方案的第一个实现。假设错误仅在主加法器中发生,则所提出的电路具有全数字错误校正的能力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号