首页> 外文会议>IFIP TC 8 international conference on computer information systems and industrial management >Synthesis of High-Speed Finite State Machines in FPGAs by State Splitting
【24h】

Synthesis of High-Speed Finite State Machines in FPGAs by State Splitting

机译:状态分裂在FPGA中综合高速有限状态机

获取原文

摘要

A synthesis method of high-speed finite state machines (FSMs) in field programmable gate arrays (FPGAs) based on LUT (Look Up Table) by internal state splitting is offered. The method can be easily included in designing the flow of digital systems in FPGA. Estimations of the number of LUT levels are presented for an implementation of FSM transition functions in the case of sequential and parallel decomposition. Split algorithms of FSM internal states for the synthesis of high-speed FSMs are described. The experimental results showed a high efficiency of the offered method. FSM performance increases by 1.52 times on occasion. In conclusion, the experimental results were considered, and prospective directions for designing high-speed FSMs are specified.
机译:提供了基于内部状态分割的基于LUT(查找表)的现场可编程门阵列(FPGA)的高速有限状态机(FSMS)的合成方法。该方法可以容易地包括在设计FPGA中的数字系统流中。在顺序和并行分解的情况下,介绍了用于实现FSM转换功能的LUT级别的估计。描述了用于合成高速FSM的FSM内部状态的分离算法。实验结果表明提供的方法高效率。 FSM性能有时会增加1.52倍。总之,考虑了实验结果,并指定了设计高速FSMS的前瞻性方向。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号