首页> 外文会议>International Conference on Next Generation Networks and Services >Design and FPGA implementation of a QoS router for Networks-on-Chip
【24h】

Design and FPGA implementation of a QoS router for Networks-on-Chip

机译:设计和FPGA用于芯片网络QoS路由器的实现

获取原文

摘要

Network-on-Chip (NoC) is believed to be a solution to the existing and future interconnection problems in highly complex chips. Different alternatives proposed circuit-switched NoCs to guarantee performance and Quality-of-Service (QoS) parameters for Systems-on-Chips (SoC). However, implementing scheduling mechanisms with different service classes and exploring the advantages of wormhole routing and virtual channels is an important way to provide QoS guarantees in terms of transmission delays and bandwidth. This paper presents a packet-switched NoC router with QoS support. It uses a priority-based scheduler to solve conflicts between multiple connections with heterogeneous traffic flows and to minimize network latency. The hardware design of the router has been implemented at the RTL level; its functionality is evaluated and QoS requirements for each service class are derived. We show the trade-off between an optimal scheduling strategies implementation and the performance of the system.
机译:网络芯片(片上网络)被认为是在非常复杂的芯片的现有和未来的互连问题的解决方案。不同的替代方案提出的电路交换片上网络,以保证性能和质量的服务质量(QoS)参数的系统级芯片(SoC)的。然而,实现与不同的服务等级的调度机制和探索虫洞路由和虚拟信道的优势在于,提供QoS保证在传输延迟和带宽方面的重要途径。本文提出了QoS支持分组交换NoC路由器。它使用基于优先级的调度器来解决与异构业务流的多个连接之间的冲突,并尽量减少网络延迟。路由器的硬件设计在RTL级得到落实;其功能性进行评价和每个业务类别的QoS要求的。我们表现​​出最佳的调度策略实施和系统性能之间的权衡。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号