首页> 外文会议>International Conference on Intelligent Systems, Modelling and Simulation >CODESL: A Framework for System-level Modelling, Co-simulation and Design-Space Exploration of Embedded Systems based on System-on-Chip
【24h】

CODESL: A Framework for System-level Modelling, Co-simulation and Design-Space Exploration of Embedded Systems based on System-on-Chip

机译:CODESL:基于片上系统的嵌入式系统的系统级建模,共模拟和设计空间探索的框架

获取原文

摘要

This paper presents CODESL, a SystemC-based hardware-software co-design and co-simulation framework for embedded systems based on System-on-Chip (SoC). This modelling platform, which works at Electronic System Level (ESL), enables early system functionality verification, as well as algorithm exploration before the final implementation prototype is available. It can validate the behaviour for both the hardware and the software modules of the embedded SoC, as well as the interaction between them with timed/cycle-accuracy. In addition, the platform also facilitates architecture exploration that assists the system designer in finding the best hardware-software partitioning. Results show that the proposed platform is capable of estimating the system execution cycle count within 5% deviation compared to the RTL deployment model for complex SoC embedded systems.
机译:本文介绍了基于系统的基于Systemc的硬件 - 软件共设计和基于片上系统(SOC)的嵌入式系统的Codesl。在电子系统级(ESL)工作的这种建模平台使得早期系统功能验证,以及在最终实现原型之前的算法探索。它可以验证嵌入SOC的硬件和软件模块的行为,以及它们之间的相互作用,以定时/循环准确度。此外,该平台还促进了架构探索,帮助系统设计师找到最佳的硬件软件分区。结果表明,与复杂SoC嵌入式系统的RTL部署模型相比,该平台能够在5%偏差范围内估计系统执行周期计数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号