首页> 外文会议>International conference on material and manufacturing technology >The Design of a 5 GHz Programmable Frequency Divider for Fractional-N Frequency Synthesizer
【24h】

The Design of a 5 GHz Programmable Frequency Divider for Fractional-N Frequency Synthesizer

机译:用于小数N分频频率合成器的5 GHz可编程分频器的设计

获取原文

摘要

The design of a high speed programmable frequency divider for fractional-N frequency synthesizer is presented.The programmable divider consists of a divide-by-4/5 dual-modulus prescaler, a 5-bit programmable counter, and a 2-bit swallow counter.A new scheme of reload operation is adopted to reduce the propagation delay of the critical path.The triggering signal for the two counters is selected carefully to mitigate the timing requirement of the mode control signal.The divider is designed in 0.18 um CMOS process.Its division ratio (DR) covers the range from 12 to 127.Post-layout simulations show it can work up to 5 GHz under 1.8 V power supply, while consuming only 9 mW and occupying an area of about 0.06 mm2.
机译:提出了一种用于分数N频率合成器的高速可编程分频器的设计。该可编程分频器包括一个4/5分频双模预分频器,一个5位可编程计数器和一个2位吞咽计数器。采用新的重载操作方案来减少关键路径的传播延迟,仔细选择两个计数器的触发信号以减轻模式控制信号的时序要求。分频器采用0.18 um CMOS工艺设计。它的分频比(DR)介于12到127之间。布局后的仿真表明,它在1.8 V电源下可以工作高达5 GHz,而仅消耗9 mW的功率,并占用约0.06 mm2的面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号