首页> 外文会议>61st Electronic Components Technology Conference, 2011 >Integration of TSVs, wafer thinning and backside passivation on full 300mm CMOS wafers for 3D applications
【24h】

Integration of TSVs, wafer thinning and backside passivation on full 300mm CMOS wafers for 3D applications

机译:在3D应用的完整300mm CMOS晶圆上集成TSV,晶圆减薄和背面钝化

获取原文

摘要

Among the many 3D technology options that are being explored today, the 3D-stacked IC approach has become a mature and economically viable technology and provides the highest density for 3D interconnects to date. One approach for IC stacking pursued by imec is the integration of Through Silicon Vias with extreme wafer thinning and backside processing on full CMOS wafers. This has been successfully demonstrated for the first time in a 300mm production line, and the compatibility of thin wafer handling with backside processing has been evaluated.
机译:在当今正在探索的众多3D技术选择中,3D堆叠IC方法已成为一种成熟且经济可行的技术,并为3D互连提供了迄今为止最高的密度。 imec追求的一种用于IC堆叠的方法是,将硅通孔与极薄的晶圆薄化以及在完整CMOS晶圆上的背面处理集成在一起。这已在300mm生产线中首次得到成功证明,并且已经评估了薄晶圆处理与背面处理的兼容性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号