首页> 外文会议>IEEE/ACM International Symposium on Microarchitecture >Active management of timing guardband to save energy in POWER7
【24h】

Active management of timing guardband to save energy in POWER7

机译:主动管理定时保护带以节省POWER7中的能源

获取原文

摘要

Microprocessor voltage levels include substantial margin to deal with process variation, system power supply variation, workload induced thermal and voltage variation, aging, random uncertainty, and test inaccuracy. This margin allows the microprocessor to operate correctly during worst-case conditions, but during typical conditions it is larger than necessary and wastes energy. We present a mechanism that reduces excess voltage margin by (1) introducing a critical path monitor (CPM) circuit that measures available timing margin in real-time, (2) coupling the CPM output to the clock generation circuit to adjust clock frequency within cycles in response to excess or inadequate timing margin, and (3) adjusting the processor voltage level periodically in firmware to achieve a specified average clock frequency target. We implemented this mechanism in a prototype IBM POWER7 server. During better-than-worst case conditions our guardband management mechanism reduces the average voltage setting 137-152 mV below nominal, resulting in average processor power reduction of 24% with no performance loss while running industry-standard benchmarks.
机译:微处理器的电压水平包括相当大的裕度,以处理过程变化,系统电源变化,工作负载引起的热和电压变化,老化,随机不确定性和测试误差。此裕度允许微处理器在最坏的情况下正常运行,但在典型的情况下,它会超出必需的范围并浪费能量。我们提出了一种通过(1)引入可实时测量可用时序裕度的关键路径监控器(CPM)电路来减少过大电压裕度的机制,(2)将CPM输出耦合至时钟生成电路以在周期内调整时钟频率(3)定期调整固件中的处理器电压电平,以达到指定的平均时钟频率目标。我们在原型IBM POWER7服务器中实现了此机制。在比最坏情况下更好的条件下,我们的保护带管理机制将平均电压设置降低到标称值以下137-152 mV,从而在运行行业标准基准测试时,平均处理器功耗降低了24%,而没有性能损失。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号