首页> 外文会议>2011 30th URSI General Assembly and Scientific Symposium >FPGA implementation of a low-complexity fading filter for multipath Rayleigh fading simulator
【24h】

FPGA implementation of a low-complexity fading filter for multipath Rayleigh fading simulator

机译:用于多径瑞利衰落模拟器的低复杂度衰落滤波器的FPGA实现

获取原文

摘要

A low-complexity high performance Rayleigh fading simulator and its Field Programmable Gate Array (FPGA) implementation are presented. This proposed method is a variant of the method of filtering of the white Gaussian noise where the filter design is accomplished in the analog domain and transferred into digital domain. The proposed method outperforms AR(20) filter and modified Jakes' generators in performance. Although IDFT method achieves the best performance, it brings a significant cost in storage. The proposed method achieves high performance with the lowest complexity, and its performance has been verified on commercially available FPGA platforms.
机译:提出了一种低复杂度的高性能瑞利衰落模拟器及其现场可编程门阵列(FPGA)实现。该提出的方法是白高斯噪声滤波方法的一种变体,其中滤波器设计在模拟域中完成并转移到数字域中。所提出的方法在性能上优于AR(20)滤波器和改进的Jakes生成器。尽管IDFT方法可实现最佳性能,但它带来了可观的存储成本。所提出的方法以最低的复杂度实现了高性能,并且其性能已经在商用FPGA平台上得到了验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号