首页> 外文会议>The 7th International Conference on Wireless Communications, Networking and Mobile Computing >The Novel Frame Boundary Detection and Fast Frame Synchronous Structure for 10 Gb/s Ethernet Phy FEC Sub-Layer VLSI Implementation
【24h】

The Novel Frame Boundary Detection and Fast Frame Synchronous Structure for 10 Gb/s Ethernet Phy FEC Sub-Layer VLSI Implementation

机译:用于10 Gb / s以太网Phy FEC子层VLSI实现的新型帧边界检测和快速帧同步结构

获取原文

摘要

This paper presents the 10 Gb/s Ethernet Phy Forward Error Correction (FEC) sub-layer novel VLSI structure with the following 2 ideas: one is the frame boundary detecting methodology and the other is the fast frame synchronous structure. The first method increases the frame synchronizing speed by fully optimizing the candidate start position shift algorithm to accelerate the frame synchronization process; and the second structure increases the frame synchronizing speed by fully optimizing the structure of FEC decoder in the receiver to accelerate the frame synchronization process. The methods are used in a kind of network device to realize the FEC functions, and experimental result shows that the frame synchronizing speed is twice that of the conventional method, while the hardware overhead is very small
机译:本文提出了10 Gb / s以太网Phy前向纠错(FEC)子层新颖的VLSI结构,它具有以下两个思想:一种是帧边界检测方法,另一种是快速帧同步结构。第一种方法是通过完全优化候选开始位置偏移算法来加快帧同步过程,从而提高帧同步速度。第二种结构通过充分优化接收机中FEC解码器的结构来加快帧同步过程,从而提高了帧同步速度。该方法在一种网络设备中用于实现FEC功能,实验结果表明,帧同步速度是传统方法的两倍,而硬件开销很小。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号