首页> 外文会议>2011 Sixth IEEE International Symposium on Electronic Design, Test and Application >Aliasing-Free Space Compaction in VLSI with Cascade of Two-Input OR/NOR Logic
【24h】

Aliasing-Free Space Compaction in VLSI with Cascade of Two-Input OR/NOR Logic

机译:具有两输入或/或逻辑级联的VLSI中的无混叠空间压缩

获取原文

摘要

Designing aliasing-free space support hardware for built-in self-testing in very large scale integration circuits and systems is of immense significance, specifically due to the design paradigm shift in recent years from system-on-board to system-on-chip. This paper develops an approach to designing aliasing-free space compaction hardware targeting particularly embedded cores-based system-on-chips for single stuck-line faults, extending well known concept from conventional switching theory, viz. that of compatibility relation as used in the minimization of incompletely specified sequential machines. For a pair of response outputs of the circuit under test, the method introduces the notion of fault detection compatibility and conditional fault detection compatibility (conditional upon some other response output pair being simultaneously fault detection compatible) with respect to two-input OR/NOR logic. The process is illustrated with design details of space compactors for the International Symposium on Circuits and Systems or ISCAS 85 combinational (and ISCAS 89 full-scan sequential) benchmark circuits using simulation programs ATALANTA and FSIM, attesting to the importance of the technique from the viewpoint simplicity, resultant low area overhead and full fault coverage for single stuck-line faults, thereby making it an appropriate choice in commercial design environments.
机译:设计无混叠空间支持硬件以用于超大规模集成电路和系统中的内置自测试具有重要意义,特别是由于近年来设计范式从板载系统转移到了片上系统。本文提出了一种设计方法,该方法针对单根线路故障,特别针对嵌入式嵌入式基于芯片的系统设计了无混叠空间压缩硬件,该方法扩展了传统开关理论中的知名概念。最小化未完全指定的顺序机器时使用的兼容性关系。对于被测电路的一对响应输出,该方法引入了关于双输入“或/或”逻辑的故障检测兼容性和条件故障检测兼容性(以某些其他响应输出对同时进行故障检测为条件)的概念。 。使用模拟程序ATALANTA和FSIM为国际电路与系统专题研讨会或ISCAS 85组合(和ISCAS 89全扫描顺序)基准电路的空间压实机的设计细节说明了该过程,从角度证明了该技术的重要性简单,得到低面积开销和单固定线路故障的全故障覆盖率,从而使其在商业设计环境提供合适的选择。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号