首页> 外文会议>2010 Asia Pacific Conference on Circuit and Systems >Embedded compiler optimization for communication applications
【24h】

Embedded compiler optimization for communication applications

机译:针对通信应用程序的嵌入式编译器优化

获取原文

摘要

Nowadays embedded processor manufactures extend their architectures to include blocks that perform digital signal processing functions. One of these blocks is address generation units (AGUs) which have been typically provided in digital signal processors (DSPs). The AGUs play an important role in code generation for communication applications where a large number of memory accesses are made. In this paper we propose an effective address code generation approach for communication applications to minimize the number of instructions that calculate memory address. Our work tightly couples offset assignment (OA) with modify register optimization (MRO) in an iterative framework. Experimental results with benchmarks show average improvements of 29% in the addressing cost over previous approaches.
机译:如今,嵌入式处理器制造商将其体系结构扩展为包括执行数字信号处理功能的模块。这些模块之一是地址生成单元(AGU),通常已在数字信号处理器(DSP)中提供了地址生成单元。 AGU在进行大量内存访问的通信应用程序的代码生成中起着重要作用。在本文中,我们为通信应用提出了一种有效的地址代码生成方法,以最大程度地减少计算内存地址的指令数量。我们的工作在迭代框架中将偏移量分配(OA)与修改寄存器优化(MRO)紧密结合在一起。基准测试结果表明,与以前的方法相比,其寻址成本平均提高了29%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号