首页> 外文会议>2010 Asia Pacific Conference on Circuit and Systems >Achieving near-MLD performance with soft information-set decoders implemented in FPGAs
【24h】

Achieving near-MLD performance with soft information-set decoders implemented in FPGAs

机译:利用FPGA中实现的软信息集解码器实现近MLD性能

获取原文

摘要

This paper describes a design strategy that makes viable hardware implementations of Information-Set (IS)-based decoders with near-MLD performance. This is achieved through three main developments: i) a criterion that reduces the number of candidate codewords, without significant performance loss; ii) a modified, hardware-friendlier version of the Dorsch algorithm; and iii) detailed circuit analysis and optimization in all critical parts (matrix manipulators, data sorter, data memory, and data path) that comprise the final circuit. The proposed architecture was implemented in FPGA devices, for several code sizes, showing speeds from 80 MHz (for large codes) to 160 MHz (for small codes), and efficient resources usage, with the number of LUTs ranging from 400 (for small codes) to 5,600 (large codes). In pipelined operation, the number of clock cycles to decode a received word is equal to m (number of candidate codewords).
机译:本文介绍了一种设计策略,该策略使具有接近MLD性能的基于信息集(IS)的解码器成为可行的硬件实现。这是通过三个主要的发展来实现的:i)减少候选码字数量而又不会造成明显性能损失的准则; ii)Dorsch算法的修改的,硬件更友好的版本; iii)在构成最终电路的所有关键部件(矩阵操纵器,数据分类器,数据存储器和数据路径)中进行详细的电路分析和优化。拟议的架构是在FPGA器件中实现的,具有几种代码大小,显示出从80 MHz(对于大代码)到160 MHz(对于小代码)的速度,以及有效的资源使用,LUT的数量从400(对于小代码)不等。 )到5,600(大代码)。在流水线操作中,用于解码接收到的字的时钟周期数等于m(候选码字数)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号