首页> 外文会议>2010 Asia Pacific Conference on Circuit and Systems >Non-preemptive test scheduling for Network-on-Chip(NoC) based systems by reusing NoC as TAM
【24h】

Non-preemptive test scheduling for Network-on-Chip(NoC) based systems by reusing NoC as TAM

机译:通过将NoC用作TAM来对基于片上网络(NoC)的系统进行非抢占式测试调度

获取原文

摘要

Network-on-Chip (NoC) is becoming a promising communication architecture for the next generation embedded cores based system chips. The reuse of NoC as test access mechanism (TAM) for the embedded cores reduces the test time of the system. However, NoC reuse is limited by the on-chip routing resources and some other constraints. Therefore, efficient test scheduling methods are required to provide feasible test time, opening with other constraints. In this paper we have proposed the non-preemptive test scheduling approach based on Genetic Algorithm (GA) formulation. Experimental results with the ITC'02 System-on-Chip(SOC) test benchmarks show that GA produces scheduling of cores with 33% lesser overall test time of the system compared to the method proposed in the literature.
机译:片上网络(NoC)正在成为基于嵌入式内核的下一代系统芯片的有前途的通信体系结构。将NoC用作嵌入式内核的测试访问机制(TAM),可以减少系统的测试时间。但是,NoC重用受到片上路由资源和其他一些限制的限制。因此,需要有效的测试调度方法来提供可行的测试时间,并在其他约束条件下开放。在本文中,我们提出了一种基于遗传算法(GA)公式的非抢占式考试排程方法。使用ITC'02片上系统(SOC)测试基准的实验结果表明,与文献中提出的方法相比,GA生成的内核调度比系统的总体测试时间少33%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号