首页> 外文会议>47th ACM/IEEE Design Automation Conference >An efficient phase detector connection structure for the skew synchronization system
【24h】

An efficient phase detector connection structure for the skew synchronization system

机译:偏斜同步系统的高效鉴相器连接结构

获取原文

摘要

Clock skew optimization continues to be an important concern in circuit designs. To overcome the influence caused by PVT variations, the automatic skew synchronization scheme can dynamically adjust and reduce the clock skew after a chip is manufactured. There are two key components in the skew synchronization scheme: Adjustable Delay Buffer (ADB) and Phase Detector (PD). Most previous researchers have emphasized on ADB placement issues. In this paper, we show that the connection between FFs and PDs can also greatly influence the final clock skew due to the insertion of the PDs. We first analyze the influence of PD connection structures. Then we propose an algorithm to generate a PD connection structure which achieves the minimum influence to the clock skew. Our experimental results are very encouraging.
机译:时钟偏斜优化仍然是电路设计中的重要问题。为了克服由PVT变化引起的影响,自动偏斜同步方案可以动态调整并减少芯片制造后的时钟偏斜。偏斜同步方案中有两个关键组件:可调延迟缓冲器(ADB)和相位检测器(PD)。以前的大多数研究人员都强调亚行安置问题。在本文中,我们表明由于PD的插入,FF和PD之间的连接也会极大地影响最终的时钟偏斜。我们首先分析PD连接结构的影响。然后,我们提出了一种算法来生成PD连接结构,该结构对时钟偏斜的影响最小。我们的实验结果非常令人鼓舞。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号