首页> 外文会议>2010 53rd IEEE International Midwest Symposium on Circuits and Systems >Systolic-array architecture for 2D IIR Wideband dual-beam space-time plane-wave filters
【24h】

Systolic-array architecture for 2D IIR Wideband dual-beam space-time plane-wave filters

机译:二维IIR宽带双光束空时平面波滤波器的脉动阵列架构

获取原文

摘要

A spatio-temporal 2D IIR broadband plane-wave filter having 2 user-selectable passbands is proposed using the concept of 2D network resonance. The plane-wave filter is capable of the highly-selective directional enhancement of 2 far-field plane-waves in the presence of undesired waves at different directions of arrival. A massively-parallel systolic-array processor architecture is proposed for the real-time VLSI implementation of the filter. The architecture is designed, simulated, and implemented as a prototype clocked at 50 MHz, using a Xilinx Virtex-4 Sx35-10ff668 FPGA device. The proposed systolic-array delivers a real-time throughput of one-frame-per-clock-cycle (OPFCC) which implies 50 million linear frames per second. The design is simulated (for a 32 element array) and tested on-chip (for an 18-element array) using 2D impulse- and frequency-responses, and using multi-directional broadband plane-wave test sequences.
机译:利用2D网络谐振的概念,提出了具有2个用户可选通带的时空2D IIR宽带平面波滤波器。平面波滤波器能够在不同的到达方向存在不希望的波的情况下,对2个远场平面波进行高度选择性的定向增强。针对滤波器的实时VLSI实现,提出了大规模并行的脉动阵列处理器架构。使用Xilinx Virtex-4 Sx35-10ff668 FPGA器件,将该架构设计,仿真并实现为时钟频率为50 MHz的原型。拟议的脉动阵列可实现每时钟周期一帧(OPFCC)的实时吞吐量,这意味着每秒可处理5000万个线性帧。使用2D脉冲响应和频率响应以及多方向宽带平面波测试序列对设计进行仿真(针对32个元素的阵列)并在芯片上进行测试(针对18个元素的阵列)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号