首页> 外文会议>32nd IEEE Custom Integrated Circuits Conference >Improving SRAM Vmin and yield by using variation-aware BTI stress
【24h】

Improving SRAM Vmin and yield by using variation-aware BTI stress

机译:通过使用变化感知的BTI应力提高SRAM Vmin和良率

获取原文

摘要

We propose a novel method that exploits BTI to partially offset variation and thus improve SRAM Vmin and yield. We show correlation between a bitcell''s power-up state and its static noise margin. By applying stress with periodic re-power-up, device mismatch can be compensated by BTI induced changes. The proposed method has no extra design and area cost. It can be applied during burn-in test to offset manufacturing variation and/or used during the lifetime of the chip to offset variation from real-time aging and hence continue to improve the margins. Simulations in 45nm show that write, read, and hold Vmin at 6σ can be reduced by 128, 75, and 91 mV, respectively. Measurements from a 16Kb 45nm SRAM demonstrate the improvement of Vmin and yield.
机译:我们提出了一种新的方法,该方法利用BTI来部分抵消变化,从而提高SRAM Vmin和良率。我们显示了位单元的上电状态与其静态噪声容限之间的相关性。通过施加应力并定期重新上电,可以通过BTI引起的变化来补偿器件失配。所提出的方法没有额外的设计和面积成本。它可以在老化测试期间应用,以抵消制造变化,和/或在芯片的使用寿命内使用,以抵消实时老化带来的变化,从而继续提高裕量。在45nm下的仿真显示,写入,读取和将Vmin保持在6σ可以分别降低128、75和91 mV。从16Kb 45nm SRAM进行的测量表明,Vmin和良率都有所提高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号