首页> 外文会议>13th Euromicro Conference on Digital System Design: Architectures, Methods and Tools >Design Methodology for a High Performance Robust DVB-S2 Decoder Implementation
【24h】

Design Methodology for a High Performance Robust DVB-S2 Decoder Implementation

机译:高性能,稳健的DVB-S2解码器实现的设计方法

获取原文

摘要

The new Digital Video Broadcasting Satellite (DVB-S2) standard is able to provide capacity gains of about30% over the previous standard by using a powerfull Forward Error Correction (FEC) scheme based on very large LDPC code words and BCH codes. The implementation of the DVBS2FEC decoder is a big challenge. The designer must deal with the overall design complexity and the decoding throughput in order to obtain a high decoding performance in terms of bit error rate (BER). We present in detail a complete design flow allowing a better understanding of the algorithm in terms of complexity, performance and its hardware implementation. We focus on complexity-performance trade-offs due to message quantizations and we compare its effects on several algorithm corrections used to check nodes for DVB-S2 decoding. The simulation results show that the best compromise between complexity and performance is obtained for the FOMS algorithm approximation.
机译:通过使用基于非常大的LDPC码字和BCH码的强大的前向纠错(FEC)方案,新的数字视频广播卫星(DVB-S2)标准能够提供比以前的标准高出约30%的容量。 DVBS2FEC解码器的实现是一个巨大的挑战。设计人员必须处理整体设计的复杂性和解码吞吐量,以便在误码率(BER)方面获得较高的解码性能。我们详细介绍了一个完整的设计流程,使您可以从复杂性,性能及其硬件实现方面更好地了解该算法。我们关注于由于消息量化而导致的复杂度与性能之间的取舍,并且我们比较了它对用于检查节点以进行DVB-S2解码的几种算法校正的影响。仿真结果表明,对于FOMS算法,可以在复杂度和性能之间取得最佳折衷。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号