【24h】

Creation of Partial FPGA Configurations at Run-Time

机译:在运行时创建部分FPGA配置

获取原文

摘要

This paper describes and evaluates a method to generate partial FPGA configurations at run-time. The proposed technique is aimed at adaptive embedded systems that employ run-time reconfiguration to achieve high flexibility and performance. The approach is based on the availability of a library of partial bit streams for a set of basic components. New partial configurations for circuits defined by net lists of basic components are created by merging together a default bit stream of the target area, the relocated configurations of the components, and the configurations of the switch matrices used for building the connections between the components. An implementation targeting the Virtex-II Pro platform FPGA is described. It runs on the embedded 300MHz Power PC CPU present in the FPGA. The proof-of-concept implementation was used to create partial configurations at run-time for 20 circuits with up to 21 components and 288 connections. The complete configuration creation process took between 7s and 97s.
机译:本文描述并评估了一种在运行时生成部分FPGA配置的方法。提出的技术针对采用运行时重新配置以实现高度灵活性和性能的自适应嵌入式系统。该方法基于一组基本组件的部分位流库的可用性。通过将目标区域的默认位流,组件的重定位配置以及用于在组件之间建立连接的开关矩阵的配置合并在一起,可以创建由基本组件的净列表定义的电路的新部分配置。描述了针对Virtex-II Pro平台FPGA的实现。它运行在FPGA中的嵌入式300MHz Power PC CPU上。概念验证的实现用于在运行时为20个电路创建部分配置,最​​多包含21个组件和288个连接。完整的配置创建过程耗时7到97秒钟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号