首页> 外文会议>Quality Electronic Design (ISQED), 2010 >A low power charge-redistribution ADC with reduced capacitor array
【24h】

A low power charge-redistribution ADC with reduced capacitor array

机译:具有减少的电容器阵列的低功耗电荷分配ADC

获取原文

摘要

This paper presents a novel design of low power charge redistribution successive approximation analog to digital converter (CR-SAR ADC). During its conversion, the voltage swing of the capacitor array is reduced to half of the voltage reference without decreasing the ADC dynamic range. The reduced voltage swing results in a significant reduction of ADC power consumption. Also, the proposed design requires only half of the total capacitance that is used in a traditional CR-SAR ADC with the same resolution. MATLAB simulations are performed to compare the power consumption due to charging the capacitor array in the proposed and previous low power CR-SAR ADC'S. The proposed circuit is implemented using a 0.13¿ CMOS technology. Post-layout simulation shows that the proposed converter consumes 63% less energy compared to a traditional CR-SAR ADC.
机译:本文提出了一种新颖的低功耗电荷再分配逐次逼近模数转换器(CR-SAR ADC)设计。在转换过程中,电容器阵列的电压摆幅减小到基准电压的一半,而不会减小ADC动态范围。降低的电压摆幅可显着降低ADC功耗。同样,提出的设计仅需要具有相同分辨率的传统CR-SAR ADC中使用的总电容的一半。执行MATLAB仿真以比较由于在建议的和先前的低功耗CR-SAR ADC中对电容器阵列充电而导致的功耗。拟议的电路是使用0.13μsCMOS技术实现的。布局后仿真表明,与传统的CR-SAR ADC相比,拟议的转换器消耗的能源少63%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号