首页> 外文会议>Proceedings of the 2nd Asia Symposium on Quality Electronic Design >Block-based compressive sampling for digital pixel sensor array
【24h】

Block-based compressive sampling for digital pixel sensor array

机译:数字像素传感器阵列的基于块的压缩采样

获取原文

摘要

In this paper, a block-based online compressive sampling scheme for digital pixel sensor (DPS) is proposed. The overall sensor array is divided into blocks whereby one randomly selected pixel within each block is sampled using a random access control circuit. The latter is performed using off-array horizontal and vertical control logic. The random access addresses are updated during readout phase using low complexity logic operations performed on the readout pixel values. A sparse matrix, consisting of all the sampled pixel values, is buildup to reconstruct the image by solving the l1-norm minimization as the linear programming problem in the framework of Convex Optimization. The proposed system features reduced on-chip compression processing complexity and significant reduced memory requirement. System level simulation results show that a 25dB reconstructed image quality in terms of PSNR is achieved enabling a compression ratio of 4. In addition, a pixel-level memory requirement reduction of 75% is achieved when compared to a standard PWM DPS architecture.
机译:本文提出了一种基于块的数字像素传感器在线压缩采样方案。将整个传感器阵列划分为多个块,从而使用随机访问控制电路对每个块中的一个随机选择的像素进行采样。后者是使用阵列外的水平和垂直控制逻辑执行的。在读出阶段期间,使用对读出像素值执行的低复杂度逻辑运算来更新随机访问地址。通过在凸优化框架中解决l 1 -范数最小化作为线性规划问题,构建一个由所有采样像素值组成的稀疏矩阵来重建图像。拟议的系统功能降低了片上压缩处理的复杂性,并显着降低了内存需求。系统级仿真结果表明,以PSNR表示,可实现25dB的重建图像质量,压缩比为4。此外,与标准PWM DPS架构相比,像素级内存需求减少了75%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号