首页> 外文会议>Asilomar Conference on Signals, Systems and Computers >Partial-product generation and addition for multiplication in FPGAs with 6-input LUTs
【24h】

Partial-product generation and addition for multiplication in FPGAs with 6-input LUTs

机译:局部产品生成和添加到具有6个输入LUT的FPGA中的乘法

获取原文

摘要

Multiplication is the dominant operation for many applications implemented on field-programmable gate arrays (FPGAs). Although most current FPGA families have embedded hard multipliers, soft multipliers using lookup tables (LUTs) in the logic fabric remain important. This paper presents a novel circuit that combines radix-4 partial-product generation with addition (patent pending) and shows how it can be used to implement two's-complement multipliers. Single-cycle and pipelined designs for 8×8, 10×10, 12×12, 14×14 and 16×16 multipliers are compared to Xilinx LogiCORE IP multipliers. Proposed single-cycle parallel-tree multipliers use 35% to 45% fewer LUTs and have 9% to 22% less delay than LogiCORE IP multipliers. Proposed pipelined parallel-tree multipliers use 32% to 40% fewer LUTs than LogiCORE IP multipliers. Proposed parallel-array multipliers use even fewer LUTs than parallel-tree multipliers at the expense of increased delay.
机译:乘法是在现场可编程门阵列(FPGA)上实现的许多应用程序的主导操作。虽然大多数当前的FPGA系列具有嵌入式硬乘数,但逻辑结构中使用查找表(LUT)的软乘数仍然很重要。本文介绍了一种新的电路,将基拉4-4部分 - 产品生成(专利申请)结合起来,并展示了如何使用它来实现两者补充乘法器。与Xilinx Logicore IP乘法器相比,将8×8,10×10,12×12,14×14和16×16乘法器进行单循环和流水线设计。所提出的单周期并行树乘数使用35%至45%的L​​UT,而不是Logicore IP乘法器的延迟少9%至22%。提出的流水线并行树乘数使用32%至40%的LUT,而不是Logicore IP乘法器。提出的并行阵列乘法器使用比平行树乘法器更少的LUT,以延迟增加。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号