首页> 外文会议>International Conference on Information and Computing Science;ICIC '09 >FPGA-Accelerated Design of Motion Estimation for H.264 HDTV
【24h】

FPGA-Accelerated Design of Motion Estimation for H.264 HDTV

机译:H.264 HDTV的FPGA加速运动估计设计

获取原文

摘要

H.264/AVC is a merging popular video coding standard which have new features. A H.264 open source, X264 code set, adopt motion estimation which consists of diamond search, hexagonal search, uneven multi-hexagon search, exhaustive search and hadamard exhaustive search. According to statistic values, the time-consuming of ME operations during HDTV(1920x1080p) encoding is about 60-80 percent within whole H.264 algorithm. Considering the characteristics of FPGAs, flexibility, inherent parallel characteristic and the rapid prototyping, a parallel operation architecture of FPGA-based was designed with a Lattice ECP2M chip. The experiment results which include the time-consuming, the wave forms and the calculation cycles were analyzed with special tools, ispLever 6.1, ModelSim, etc. and the Post-Place & Route layout of a project was shown in the end of this paper. It is concluded that the FPGA chip can deal with HDTV sequences as a co-processor in a video coding system.
机译:H.264 / AVC是一种合并的流行视频编码标准,具有新功能。 H.264开源X264代码集采用运动估计,包括钻石搜索,六边形搜索,不均匀多六边形搜索,穷举搜索和hadamard穷举搜索。根据统计值,在整个H.264算法中,HDTV(1920x1080p)编码期间的ME操作耗时约为60-80%。考虑到FPGA的特性,灵活性,固有的并行特性和快速原型设计,采用莱迪思ECP2M芯片设计了基于FPGA的并行操作架构。使用ispLever 6.1,ModelSim等专用工具分析了耗时,波形和计算周期的实验结果,并在本文末尾显示了项目的布局后和布线。结论是,FPGA芯片可以作为视频编码系统中的协处理器处理HDTV序列。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号