首页> 外文会议>Industrial Electronics, 2009. IECON '09 >FPGA implementation of phase shedding with time-optimal controller in multi-phase buck converters
【24h】

FPGA implementation of phase shedding with time-optimal controller in multi-phase buck converters

机译:用时间最优控制器在多相降压转换器中进行相切的FPGA实现

获取原文

摘要

This paper proposes a time-optimal digital controller for the phase-shedding in multi-phase buck converters. Phase shedding is an established technique to improve the efficiency of multi-phase converters at light load, by changing the active number of phases depending on the load current level. In order to minimize the output voltage deviation due to phase shedding and the transient time required to recover the nominal operating conditions, a minimum time algorithm is investigated. The proposed technique is insensitive to the power stage parameters, as its operation relies only on the steady-state duty-cycle and the number of phases to be turned-on or turned-off. The minimum response time is achieved through a feedforward action undertaken as soon as the phase shedding command is received. The proposed approach is validated through experimental tests on a synchronous buck converter prototype. For the purpose of rapid-prototyping, the proposed digital controller is implemented in FPGA.
机译:本文提出了一种用于多相降压转换器中相丢失的时间最优数字控制器。降相是一项成熟的技术,可通过根据负载电流水平改变有效相数来提高轻载下多相转换器的效率。为了最小化由于相脱落和恢复标称工作条件所需的瞬态时间引起的输出电压偏差,研究了最小时间算法。所提出的技术对功率级参数不敏感,因为它的操作仅取决于稳态占空比和要开启或关闭的相数。通过在收到相位脱落命令后立即采取前馈操作,可以达到最短响应时间。通过对同步降压转换器原型进行实验测试,验证了该方法的有效性。出于快速原型设计的目的,所提出的数字控制器是在FPGA中实现的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号