首页> 外文会议>Signals, Circuits and Systems (SCS), 2009 >Design of new tiny circuits for AES encryption algorithm
【24h】

Design of new tiny circuits for AES encryption algorithm

机译:AES加密算法的新微型电路设计

获取原文

摘要

Advanced encryption standard (AES) maintains safety and is used for providing security since publishing date. At the present day, crypto devices are produced in order to be smaller and faster. So, AES chips should not only use very small area, but also have enough throughput. In this paper, we present an 8-bit implementation of the AES algorithm which encrypts plaintext with 14.3 Mbps throughput and lays on 4300 GE on ASIC and 299 slices on FPGA devices. We use only one s-box and a quarter mix column modules as significant points.
机译:自发布之日起,高级加密标准(AES)保持安全性并用于提供安全性。目前,为了使设备更小,更快而生产了加密设备。因此,AES芯片不仅应使用很小的面积,而且还应具有足够的吞吐量。在本文中,我们介绍了AES算法的8位实现,该算法以14.3 Mbps的吞吐量加密明文,并位于ASIC上的4300 GE和FPGA器件上的299 slice上。我们仅使用一个s-box和一个四分之一混合列模块作为重点。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号