【24h】

Low Power Design of Column Readout Stage for Large Format IR ROIC

机译:大幅面IR ROIC的列读出级的低功耗设计

获取原文

摘要

A novel column readout architecture for large format snapshot infrared (IR) readout integrated circuit (ROIC) is proposed in this paper. When the readout rate is 4M Hz,by applying stand-by and the technology of output bus pre-settling,the power of the column readout stage has been reduced from 6.4mw to 0.8mw,which reduced more than 85%. In the output bus pre-settling readout structure,ROIC has four output buses totally and drive the output buffer alternately. When one output bus is being read out,the other three are preparing their data. After the column select signal arrives,output bus has no SR process but small signal settling process,which helps to reduce CSA's bandwidth and power.A 384×288 IR ROIC with pixel size of 30×30μm2 has been designed with this architecture which based on CSMC 0.5μm DPTM n-well CMOS process.
机译:提出了一种新型的大格式快照红外(IRC)读出集成电路(ROIC)的列读出架构。当读出速率为4M Hz时,通过应用待机和输出总线预稳定技术,列读出级的功率从6.4mw降低到0.8mw,降低了85%以上。在输出总线预设置读出结构中,ROIC总共有四个输出总线,并交替驱动输出缓冲器。当一个输出总线被读出时,其他三个正在准备它们的数据。列选择信号到达后,输出总线无需进行SR过程,而只需进行很小的信号建立过程,有助于减小CSA的带宽和功率。基于该结构设计了一种384×288 IR ROIC,像素大小为30×30μm2。 CSMC0.5μmDPTM n阱CMOS工艺。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号